Please use this identifier to cite or link to this item:
http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/9369
Title: | Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption |
Authors: | Kumar, Arvind Sehgal, Vivek Kumar Dhiman, Gaurav Vimal, S. Sharma, Ashutosh Park, Sangoh |
Keywords: | System-on-chip Networks-on-Chip Mapping algorithm Energy consumption |
Issue Date: | 2021 |
Publisher: | Jaypee University of Information Technology, Solan, H.P. |
Abstract: | With the advancement in technology, it is now possible to integrate hundreds of cores onto single silicon semiconductor chip or silicon die. In order to provide communication between these cores, large number of resources are required and it leads to the communication problem in System-on- Chip (SoC), which is solved by introduction of Networks-on-Chip (NoC). NoC proves to be most efficient in terms of flexibility, scalability and parallelism. In this paper, the proposed mapping algorithms, Horological Mapping (HorMAP), Rotational Mapping (RtMAP) and Divide and Conquer Mapping (DACMAP) for mapping of tasks onto cores, basically concentrate on the optimization of latency, queuing time, service time and energy consumption of topology at constant bandwidth required. The experimental results discussed in this paper shows the comparison of proposed algorithms with traditional random mapping algorithm. In this paper, 2D mesh topology with XY routing is considered for the simulation of proposed algorithms |
URI: | http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/9369 |
Appears in Collections: | Journal Articles |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Mobile Networks-on-Chip Mapping Algorithms for Optimization of Latency and Energy Consumption.pdf | 3.67 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.