Please use this identifier to cite or link to this item: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/8907
Full metadata record
DC FieldValueLanguage
dc.contributor.authorThakur, Garima-
dc.contributor.authorJain, Shruti-
dc.contributor.authorSohal, Harsh-
dc.date.accessioned2023-01-02T10:36:49Z-
dc.date.available2023-01-02T10:36:49Z-
dc.date.issued2022-
dc.identifier.urihttp://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/8907-
dc.description.abstractCircuit designers are always faced with new obstacles as a result of the persistent trend in today’s nanoscale technology to follow Moore’s law. The complexities inherent in the production process have increased dramatically due to the rapid downscaling of integration. Parallel to this, the complexity and unpredictability of silicon chip flaws have increased, making circuit testing and diagnosis more challenging. The amount of test data has multiplied, and the criteria governing integrated circuit testing have grown both in size and in the complexity of correlation. The modern situation provides a useful framework for investigating novel machine learning-based test solutions. In this paper, the authors examine different recent developments in this developing field in the context of digital logic testing and diagnosis.en_US
dc.language.isoenen_US
dc.publisherJaypee University of Information Technology, Solan, H.P.en_US
dc.subjectManufacturing test responseen_US
dc.subjectHistorical dataen_US
dc.subjectCircuit structureen_US
dc.titleCurrent issues and emerging techniques for VLSI testing - A reviewen_US
dc.typeArticleen_US
Appears in Collections:Journal Articles

Files in This Item:
File Description SizeFormat 
Current issues and emerging techniques for VLSI testing - A review.pdf4.97 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.