Please use this identifier to cite or link to this item: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/8579
Title: Analysis of double-gate CMOS for double-pole four-throw RF switch design at 45-nm technology
Authors: Srivastava, Viranjay M.
Yadav, K.S
Singh, G.
Keywords: 45-nm technology
Double-gate MOSFET
Radio frequency
RF switch
Attenuation
CMOS switch
Issue Date: 2011
Publisher: Jaypee University of Information Technology, Solan, H.P.
Abstract: In this paper, we have analyzed a 45-nm RF CMOS switch design technology with the double-pole fourthrow circuit by using independently controlled double-gate MOSFET. The proposed switch reduces the number of transistors and increases the logic density per unit area as compare to the conventional CMOS switch. With the unique independent double-gate properties, we have demonstrated the potential advantages in terms of the drain current, threshold voltage, attenuation with ON resistance, flat-band capacitances, charge density and power dissipation of the proposed switch, which provides a switch with a significant drive circuit that is free from the signal propagation delay and additional voltage power supply. Moreover, the main emphasis is to provide a plurality of such switches arranged in a densely configured switch array, which provides a lesser attenuation, and better isolation with fast switching speed.
URI: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/8579
Appears in Collections:Journal Articles



Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.