Please use this identifier to cite or link to this item: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/6872
Title: Design and Performance Evaluation of PCle on Different FPGA
Authors: Choudhary, Himanshu
Singla, Lovish
Singh, Gundeep
Sohal, Harsh [Guided by]
Keywords: PCIe Transactions
FPGA
Issue Date: 2019
Publisher: Jaypee University of Information Technology, Solan, H.P.
Abstract: This B.Tech project is based on DESIGN AND PERFORMANCE EVALUATION OF PCIe ON DIFFERENT FPGA. Today’s computer systems demand high performing interconnects that can help in providing high definition graphics, full momentum videos, high bw networking etc. PCIe (peripheral component interconnect Express) came out as the dominant model for interconnecting all the elements of present day, high performing computer systems. In our work we have designed PCIe model, worked on the idea of different lanes and how they affect the energy consumption. Also energy efficient PCIe will increase the lifetime of a computer system and PCIe with low delay & latency would raise the efficiency of the system. Three distinct FPGA are considered and the design is realized on the three ICs & we find out the most energy saving architecture & also find the design that will provide high performance among the three designs taken under discussion. There is 46.75% depletion in latency when we shift our PCIe design from 28 nanometer technology based on seven series architecture to 20 nanometer technology based on ultra scale architecture.
URI: http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/6872
Appears in Collections:B.Tech. Project Reports

Files in This Item:
File Description SizeFormat 
Design and Performance Evaluation of PCle on Different FPGA.pdf728.11 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.