Please use this identifier to cite or link to this item:
http://ir.juit.ac.in:8080/jspui/jspui/handle/123456789/5632
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Thakur, Garima | - |
dc.contributor.author | Jain, Shruti [Guided by] | - |
dc.contributor.author | Sohal, Harsh [Guided by] | - |
dc.date.accessioned | 2022-08-08T05:58:45Z | - |
dc.date.available | 2022-08-08T05:58:45Z | - |
dc.date.issued | 2018 | - |
dc.identifier.uri | http://ir.juit.ac.in:8080/jspui//xmlui/handle/123456789/5632 | - |
dc.description.abstract | In any Central Processing Unit (CPU) the crucial components are Arithmetic and Logic Unit (ALU). ALU can perform different operation like addition, subtraction, multiplication etc. In this thesis addition and multiplication plays an important role because adders and multipliers are the basic building blocks of any Digital Signal Processing applications. Firstly, in this work adder is used for addition of numbers but it also perform some arithmetic operations. In adders the basic buildings blocks are Half adder and Full adder because they are used for constructing complex adders like Ripple Carry Adder, Carry Select Adder etc. First analyzed efficient adder and used this efficient adder for implementation of modified Carry Increment adder. This modified adder used in many Signal Processing application and increases the speed of the circuit because nowadays delay optimization and power optimization become a very challenging problem with the increase of the portable devices. Secondly, after adders the crucial component is multiplier. In multipliers the basic block for reducing partial product is adder. The efficient adder used in the multiplier for increasing the speed of circuit and used the circuit in an optimized way. For constructing an efficient multiplier different architecture are proposed so to design an efficient multiplier. A modified multiplier is proposed by using efficient multiplier with efficient adder so, to improve the overall performance of the circuit. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Jaypee University of Information Technology, Solan, H.P. | en_US |
dc.subject | Central processing unit | en_US |
dc.subject | Arithmetic and logic unit | en_US |
dc.subject | Programming language | en_US |
dc.subject | Wallace multiplier | en_US |
dc.subject | Vedic multiplier | en_US |
dc.title | High Speed Radix-2 Butterfly Structure Using Novel Wallace Multipler | en_US |
dc.type | Project Report | en_US |
Appears in Collections: | Dissertations (M.Tech.) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
High Speed Radix-2 Butterfly Structure Using Novel Wallace Multipler.pdf | 2.92 MB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.