# Sleepy- Gate Diffusion Input (S-GDI) — Ultra Low Power Technique for Digital Design



# Anjali Sharma, Harsh Sohal

Abstract: In this paper we propose a power efficient technique called Sleepy- Gate Diffusion Input (S-GDI) that can be used for efficient digital design at nano scale foundries. For area and power comparison, ten prior techniques are taken in to consideration and applied on XOR gate, 1-bit adder, 1-bit comparator and 4- bit up-down counter. All techniques are parametrically analyzed on 65nm technology. The proposed S-GDI technique has been observed power efficient as compared to Complementary CMOS technique (CCT), Complementary Pass Transistor Logic (CPTL), DCMOS (Differential CMOS), Differential Cascode Voltage Switch with Pass Gate Logic (DCVSPG), Energy Economized Pass Transistor Logic (EEPL), Lean Integration with Pass Transistors (LEAP), Push-Pull Pass Transistor Logic (PPL), Pass Transistor Logic (PTL), CMOS with Transmission Gate (TG) and Gate diffusion Input (GDI). As compared to GDI technique S-GDI is showing 96.20%, 93.65%, 97.88% and 98.22% power efficiency for XOR, 1-bit adder, 1-bit comparator and 4-bit up-down counter respectively. S-GDI is showing area efficiency of 17.16% and 28.1% for XOR, 41.26% and 53.89% for 1-bit adder, 7.6% and 21.76% for 1-bit comparator and 6.7% and 28% for up-down counter over EEPL and DCMOS technique respectively. Although other techniques except EEPL and DCMOS techniques are area efficient as compared to proposed technique but this is on the expense of higher total power dissipation. So, PDP (power delay products) of all considered techniques are also calculated on 65nm technology for both SUM and CARRY outputs of 1-bit adder. In both cases power delay product for S-GDI technique is very less as compared to all other considered technique. Due to efficiency of S-GDI in terms of considered parameters, this technique can be efficiently used for low power applications.

Keywords: CMOS, Gate diffusion Input (GDI), MTCMOS, nm, sleep transistor (ST), Sleepy- Gate Diffusion Input (S-GDI), VLSI.

# I. INTRODUCTION

Increasing demand of power efficient portable and implantable electronics on VLSI chips is leading to contemporary advancement in ultra-low power designs. VLSI design techniques are required with higher power efficiency and throughput. Dissipated heat must be removed effectively

Revised Manuscript Received on November 30, 2019. \* Correspondence Author

Dr. Anjali Sharma\*, ECE Department, Alakh Prakash Goyal Shimla University, Shimla, India. Email: anjali.iitt@gmail.com, e0285@agu.edu.in Dr. Harsh Sohal, ECE Department, Jaypee University of Information Technology, Solan, India. Email: harsh.sohal@juit.ac.in

© The Authors. Published by Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an <u>open access</u> article under the CC-BY-NC-ND license <u>http://creativecommons.org/licenses/by-nc-nd/4.0/</u> to keep temperature of implantable electronics in acceptable level [1]. For designing any ultra-low power circuit it is necessary to take all power estimation and optimization factors into consideration. Therefore, in order to decrease the dissipation up to admissible level, optimized ultra-low power designing techniques are required [2]. Static and dynamic power dissipation together constitutes total power dissipation in any VLSI circuit. Leakage current is one of the dominant factors for static power dissipation in nano scale VLSI design which depends on leakage below threshold, leakage at reversed biased PN junction and leakage due to carrier tunneling [3]. Dynamic power dissipation depends on activity factor, load capacitance, switching frequency and supply voltage. Small sized transistors with minimum channel width when operated at lower supply voltage cause increase in static power dissipation [4]. Low power design methodology can be optimized at different abstraction level. At system level partitioning and power gating can be done for optimization whereas at algorithm level complexity, concurrency and regularity can be checked. Optimization may be done at planning level, logic level and technology level. At logic level logic style changes and transistor resizing can be performed. Threshold reduction and multithreshold devices can be used at technology level [5].

This paper focuses on technology and logic level optimization and proposes a new improved low power technique named as "S-GDI (Sleepy- Gate Diffusion Input)". Although S-GDI technique comes with an area overhead as compared to GDI, but at the same time it is showing extremely high power efficiency. The main additions of this paper are: 1) Designing structure of S-GDI 2) S-GDI 1-bit comparator operation 3) Comparative analysis of S-GDI technique with other considered techniques.

#### **II. PREVIOUS CONTRIBUTION**

Prior contribution in the field of power reduction techniques are briefly discussed in this segment. Complementary MOS technique (CMOS) is one of the basic techniques used for digital circuit designing. Circuit implementation by Pass Transistor Logics (PTL) has shown enhanced performance as compared to CMOS technique in terms of speed, area and power efficiency. Algebraic factorization can be used for further optimization of PTL based circuits [6-8]. Circuit families can be compared in terms of area, static power dissipation, their robustness and their ability of efficient cascading with other circuits on the same chip [4]. Algorithm level power optimization can be done by making decision diagram in terms of binary numbers [9]. Changes in boolean diagrams can be done to achieve circuit efficiency.



Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

These boolean diagrams can be mapped, one to one in PTL cell. Mapping of boolean representation to PTL logic by reversing their order can achieve efficiency in terms of dynamic power dissipation due to less switching activities [10]. Power dissipation can be reduced in pass transistor technique by replacing NMOS with PMOS [11-12]. An alternative design methodology for low power circuit designing is Dual Model Logic (DML) family. DML gate can be used for switching between static and dynamic mode of circuit operation as per the requirement. Energy efficiency with moderate performance can be achieved in static mode, whereas performance efficiency can be achieved by losing energy efficiency in dynamic mode [13]. Differential Cascode Voltage Switch Logic (DCVSL) and Complementary Pass Transistor Logic (CPTL) are other circuit designing techniques with some different circuit structure and higher delay. Delay of circuit designed by these techniques can be lowered by other technique called DCVSL-R where R stands for resistor. DCVSL-R provides lower delay on the expense of increased parasitic effects and area. These parasitic effects can be decreased by replacing R with Ultra-Low-Power Diode (ULPD) structures [14]. Use of multithreshold transistor is one of the technology level optimization in which transistors with different thresholds are used for circuit designing. Low-threshold voltage MOSFET are speedy but having larger leakage current whereas high-threshold voltage MOSFET are having opposite parameters as compared to low threshold transistors [15]. Standby switching can be employed for turning off high threshold voltage transistors in sleep mode, which can also decrease the leakage current trough the circuit [16]. Static power dissipation increases at low nm technologies where maintaining the appropriate size of the transistor is one of the major challenge. There are various ways of maintaining proper transistor size in MTCMOS circuits [17]. Use of sleep transistor with an actual logic implementation can reduce static power dissipation in digital circuits [18]. Although sleep transistor reduces the power dissipation but its optimization at logic level is quite difficult on nano meter foundries [19-20]. Hybridized double pass transistor technique with MTCMOS has reduced the area consumption as well as subthreshold leakage which are one of the reasons for static power dissipation [21].

Hybridization of various concepts of power reduction can be helpful in introducing a new low power technique for low nm technologies [22-25]. Full output voltage swing and less noise is required for efficient implementation of any digital circuit. GDI (Gate-Diffusion-Input) is another technique in the literature which can provide power and speed efficiency along with full voltage swing at the output [26-30]. Efficiency of GDI technique can be improved by using Mixed Threshold Voltage (MVT) scheme [31]. Circuit structures with different applied clocks can also help in achieving power and speed efficiency [32-33]. Transistor gating techniques can also be used for power reduction but it suffers from poor reliability due to ground bounce problem which can further be overcome by sleep transistor [34]. FinFETs can be the replacement of MOSFETs when power efficiency is required at nano meter technologies. FinFETs can be used with the concept of power gating and sleep transistor to reduce the power dissipation. Individual optimization of NMOS and PMOS can also be helpful in obtaining power efficiency. Also, upgraded and advanced fabrication technologies as compared to CMOS

technology can be used to achieve power and speed efficiency [35-37].

Comparative analysis of the proposed "S-GDI (Sleepy-Gate Diffusion Input)" technique is done with ten prior techniques which are Complementary CMOS technique (CCT), Complementary Pass Transistor Logic (CPTL), DCMOS (Differential CMOS), Differential Cascode Voltage Switch with Pass Gate Logic (DCVSPG), Energy Economized Pass Transistor Logic (EEPL), Lean Integration with Pass Transistors (LEAP), Push-Pull Pass Transistor Logic (PPL), Pass Transistor Logic (PTL), CMOS with Transmission Gate (TG) and Gate diffusion Input (GDI). Considered parameters for comparison are delay, area and power. Same ratios of length and width are maintained for MOS devices i.e. 6 for PMOS and 3 for NMOS. Concept of MTCMOS is also used in proposed technique.

# **III. S-GDI STRUCTURE**

S-GDI technique has a structure of the GDI with sleep transistor. For actual logic implementation GDI modules have been used because of its area and power efficiency. Sleep transistor is used with those MOS in the GDI module which is having direct connection with  $V_{DD}$  and  $V_{SS}$ . S-GDI can achieve ultra-low power dissipation as compared to all considered previous approaches. We first explain the circuit structure of four basic functions by S-GDI modules and then S-GDI 1-bit comparator is taken as an instance for explaining the working of S-GDI technique in operational mode. Circuit structures of S-GDI modules for four different operations are shown in Figure 1 and 2.

These digital functions by S-GDI technique is different from basic GDI technique [38-39] because it uses sleep transistors and can give its operation in active and inactive (sleep) mode. Sleep transistors with greater threshold value are used between  $V_{DD}$  & MOS transistor and  $V_{SS}$  & MOS transistor which make an isolation of GDI logic structure from  $V_{DD}$  and  $V_{SS}$ . Because of the use of sleep transistors, this modified structure saves the power in inactive (sleep) mode as well as in active mode. Use of high threshold transistor in the circuit helps in lowering the static power dissipation. Actual logic expression is implemented by low threshold MOS devices. W/L=6 and 3 is maintained for all PMOS and NMOS transistors respectively. High threshold PMOS transistor is used between  $V_{DD}$  and one of the terminals of the transistor involved in the logic design and NMOS transistor with higher threshold voltage is used between V<sub>SS</sub> and one of the terminals of the transistor used for logic implementation. For circuit operation in active mode SLEEP input is kept "1" because for NMOS sleep transistor to act as closed switch input should be high. Whereas SLEEP BAR input is kept low because for PMOS sleep transistor to act as closed switch input should be low. In sleep mode SLEEP is kept low and SLEEP BAR is kept high. Operation of S-GDI modules for active mode AB=11 is shown in Figure 2. Red input box and output LED is showing high logic whereas non glowing input box is showing low logic. Operation table for S-GDI functions in active mode are shown in Table I.

Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

Published By: Blue Eyes Intelligence Engineering & Sciences Publication

4341





International Journal of Innovative Technology and Exploring Engineering (IJITEE) ISSN: 2278-3075 (Online), Volume-9 Issue-1, November 2019



Fig. 1. Digital functions by S-GDI technique.



Fig. 2. S-GDI digital functions in active mode

| SLEEP | SLEEP<br>BAR | $S_{P_{SLEEP}}$    | S <sub>NSLEEP</sub> | $S_{_{P}}$         | $G_{_{\scriptscriptstyle P,N}}$ | $S_{_N}$           |                    | WHERE              |                                                                  |                    |                                                                                       |  |
|-------|--------------|--------------------|---------------------|--------------------|---------------------------------|--------------------|--------------------|--------------------|------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------|--|
| 1     |              | _                  | $V_{ss}$            | B                  | A                               | $D_{_{N_{SLEEP}}}$ | $\overline{A}B$    | $S_{P_{SLEEP}}$    | Source of PMOS sleep Transistor                                  | $D_{_{P_{SLEEP}}}$ | Drain of PMOS<br>sleep Transistor                                                     |  |
| _     | 0            | $V_{\rm \tiny DD}$ |                     | $D_{_{P_{SLEEP}}}$ | A                               | В                  | $\overline{A} + B$ | $S_{_{N_{SLEEP}}}$ | Source of NMOS sleep Transistor                                  | $D_{_{N_{SIEEP}}}$ | Drain of PMOS<br>sleep Transistor                                                     |  |
| 1     | _            | $V_{\rm \tiny DD}$ | $V_{_{ss}}$         | $D_{_{N_{SLEEP}}}$ | A                               | В                  | A + B              | $S_{_{P}}$         | Source of PMOS<br>Transistor used<br>for logic<br>implementation | $OUT_{D_{P,S}}$    | Output at drain of<br>NMOS and PMOS<br>transistor used for<br>logic<br>implementation |  |
| _     | 0            | _                  | _                   | В                  | A                               | $D_{P_{SLEEP}}$    | AB                 | $G_{_{P,N}}$       | Gate of PMOS<br>and NMOS used<br>for logic<br>implementation     | $S_{_N}$           | Source of NMOS<br>Transistor used for<br>logic<br>implementation                      |  |

4342

Table- I: Operation Table for Various Logic Functions by S-GDI in Active Mode

# A. Operational analysis of S-GDI circuits

Circuit design of 1-bit S-GDI comparator on 65nm CMOS technology is shown in Figure 3 which is showing its operation during active modes. Sleep transistors are having threshold voltage twice as taken for transistors used for logic implementation. Width of sleep transistors is taken such that

it maintains the W/L ratio of (W/L=3) for all NMOS and W/L ratio of (W/L=6) for all PMOS. Circuits designed by S-GDI

technique do its functionality when all sleep transistors work in active mode.



Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

In inactive (sleep) mode, sleep transistors act as an open switch which makes the isolation of low threshold transistors from  $V_{\text{DD}}$  &  $V_{\text{SS}}$  hence decreasing the leakage current. In active mode operation of 1-bit comparator, SLEEP input=1 and SLEEP BAR input=0. Due to the use of this input combinations, sleep transistors act as a close switch and give a close path from V<sub>DD</sub> & V<sub>SS</sub>. Because of this continuous path, delay in the circuit can be reduced. SLEEP (inactive) mode operation of 1-bit comparator can be achieved when SLEEP input=0 and SLEEP BAR input=1. Due to the use of this input combinations, sleep transistors go in off mode and disconnect the connection of circuit with  $V_{DD}$  &  $V_{SS}$ . Power efficient digital designs can be done by proposed S-GDI technique but this can account area inefficiency as compared to GDI.



Fig. 3. S-GDI 1-bit comparator in active mode

# **IV.DIGITAL CIRCUITS BY S-GDI TECHNIQUES**

This segment targets on four benchmark circuits on which various techniques are applied on 65nm CMOS technology. These benchmark circuits are designed by ten different techniques while maintain the same width and lengths values for all MOS transistors.

# A. Operational analysis of S-GDI circuits

To analyze the S-GDI technique on general logic design four basic digital circuits are considered: XOR Gate, 1-bit full

adder, 1-bit comparator and 4-bit up-down counter. All circuits by S-GDI technique and their operational waveforms are shown in Figure 4 (a-h). XOR gate uses 3 NMOS and 3 PMOS transistors, 1-bit full adder uses 7 NMOS and 7 PMOS, 1-bit comparator uses 15 NMOS and 14 PMOS and 4-bit up-down counter uses 62 NMOS and 54 PMOS transistors for circuit design by S-GDI technique. Timing diagram of these circuits have shown correct logic implementation of these circuits by S-GDI technique. In sleep mode of timing diagrams no operation is performed by the circuits. In active mode actual operation of all circuits can be analyzed from the timing diagram.









Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

Published By:

& Sciences Publication



International Journal of Innovative Technology and Exploring Engineering (IJITEE) ISSN: 2278-3075 (Online), Volume-9 Issue-1, November 2019



c) S-GDI 1-bit full adder



d) Timing diagram of S-GDI 1-bit full adder



e) S-GDI 1-bit comparator



f) Timing diagrams of S-GDI 1-bit comparator



g) S-GDI 4-bit up-down counter

h) Timing diagrams of S-GDI 4-bit up-down counter

Fig. 4.a-h) Benchmark circuits by S-GDI

# V.COMPARISON WITH OTHER DESIGN TECHNIQUES

This segment presents simulation results for digital circuits using BSIM-4 model on 65nm CMOS technology on 27<sup>o</sup>C. Schematic designs and their waveforms for these circuits designed by S-GDI are already presented in segment 4. Schematics of these circuits by all considered techniques are designed on DSCH 3.8. Simulation timing waveforms are analyzed to observe proper functioning of these circuits. An error free layout is these circuits are generated by compiling verilog files on Microwind 3.8.1 beta. These layouts are further parametric analyzed to achieve total power dissipation and delay. Parametric analyses in terms of total power dissipation are done for 0.5V, 0.7V and 0.9V input voltages.

Some compromises of proposed technique is observed in terms area consumption but at the same time this techniques is showing its power efficiency as compared to all other considered techniques.

# A. Analysis for area consumed

Figure 5 presents the area occupied by digital circuits designed by all considered techniques on 65nm CMOS technology. Figures display the required no. of NMOS and PMOS transistors and their corresponding area consumed for designing benchmark circuits by different low power techniques. S-GDI is showing area efficiency of 17.16% and 28.1% for XOR, 41.26% and 53.89% for 1-bit adder, 7.6% and 21.76% for 1-bit comparator and 6.7% and 28% for up doubter over EEDL and

up-down counter over EEPL and DCMOS technique respectively.

& Sciences Publication

Blue Eyes Intelligence Engineering

Published By:



Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

4344

# Sleepy- Gate Diffusion Input (S-GDI) — Ultra Low Power Technique for Digital Design



Low Power Techniques a) Area consumed by XOR gate

700 652.1 1-Bit Comparator on 65nm No. of NMOS No. of PMOS 500 662 510.2 Area Area consumed µm<sup>2</sup>) 500 481.6 389 400 300 238 206.8 00 35 21<sub>14</sub> 188 14.1 1514 151 1010 0 cct DCMOS DCVSPC Cert EERL LEAR GDI 20 292 21 GD



1-Bit Full Adder on 65nm

127.1

233.6

283 4

233.6

No. of NMOS

No. of PMOS

104

62<sub>5</sub>

SCIDI

574

GDI

40

166.5

Area

126.1

361.1

193.4



2Ph

2<sup>(1)</sup>

LEAR

EEPL

c) Area consumed by 1-bit comparator

Low Power Techniques

d) Area consumed by 4-bit up-down counter

Fig. 5.a-d) Area consumed by the digital circuits on 65nm CMOS technology

500

0

756

cCr

121

OPT

161 121 137 856 12

DCMOS

#### Analysis for power dissipation В.

Observations of total power dissipated by all designed circuits are carried out on three input voltage supplies i.e. 0.5V, 0.7V and 0.9V. Although the area consumed by some of the considered techniques are less as compared to the area consumed by the S-GDI designs but this on the expense of higher power dissipation. Total power dissipated by different techniques for considered digital circuits are shown in Table-II which presents that total power dissipation increases with the increase in supply voltage. Proposed S-GDI technique proves to be more power efficient as compared to all considered techniques on 65nm technology. As compared to GDI technique S-GDI is showing 96.20%, 93.65%, 97.88% and 98.22% power efficiency for XOR, 1-Bit Adder, 1-bit comparator and 4-bit up-down counter respectively.

| Tuske II. Total I ower Dissipation sy the Determatik en early on osnin Teenhology |                                                                                  |       |       |             |       |        |                  |       |        |                       |        |        |  |  |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|-------|-------------|-------|--------|------------------|-------|--------|-----------------------|--------|--------|--|--|
| Low Power                                                                         | Total Power Dissipation by the Benchmark Circuits on 65nm Technology ( $\mu W$ ) |       |       |             |       |        |                  |       |        |                       |        |        |  |  |
| Techniques                                                                        | XOR Gate                                                                         |       |       | 1-bit adder |       |        | 1-bit comparator |       |        | 4-bit up-down counter |        |        |  |  |
|                                                                                   | 0.5 V                                                                            | 0.7V  | 0.9V  | 0.5 V       | 0.7V  | 0.9V   | 0.5 V            | 0.7V  | 0.9V   | 0.5 V                 | 0.7V   | 0.9V   |  |  |
| ССТ                                                                               | 1.249                                                                            | 2.497 | 4.203 | 1.938       | 3.92  | 6.775  | 3.977            | 12.16 | 25.996 | 10.891                | 27.663 | 53.736 |  |  |
| CPTL                                                                              | 0.557                                                                            | 1.118 | 1.896 | 2.592       | 8.363 | 25.368 | 5.666            | 17.87 | 47.994 | 9.278                 | 26.355 | 76.678 |  |  |
| DCMOS                                                                             | 5.826                                                                            | 17.06 | 41.34 | 16.092      | 53.68 | 77.803 | 16.289           | 47.13 | 94.873 | 40.627                | 133    | 269    |  |  |
| DCVSPG                                                                            | 0.953                                                                            | 1.909 | 3.242 | 2.809       | 8.713 | 24.596 | 5.852            | 17.86 | 45.032 | 8.418                 | 23.26  | 62.879 |  |  |
| EEPL                                                                              | 1.33                                                                             | 2.718 | 4.787 | 5.081       | 13.27 | 33.071 | 8.710            | 30.30 | 69.653 | 11.102                | 35.806 | 88.636 |  |  |
| LEAP                                                                              | 2.541                                                                            | 7.278 | 14.37 | 1.978       | 7.402 | 20.545 | 4.174            | 17.28 | 45.035 | 4.607                 | 47.029 | 105    |  |  |
| PPL                                                                               | 0.981                                                                            | 3.231 | 12.50 | 3.369       | 11.79 | 37.904 | 6.733            | 23.27 | 62.892 | 7.588                 | 21.964 | 59.150 |  |  |
| PTL                                                                               | 0.369                                                                            | 0.734 | 1.242 | 0.927       | 3.063 | 9.973  | 1.738            | 4.393 | 10.493 | 2.158                 | 15.56  | 44.234 |  |  |
| TG                                                                                | 0.716                                                                            | 1.432 | 2.416 | 2.118       | 4.194 | 7.067  | 3.535            | 7.287 | 12.471 | 4.495                 | 9.840  | 19.247 |  |  |
| GDI                                                                               | 0.172                                                                            | 0.343 | 0.599 | 0.065       | 0.205 | 0.435  | 1.148            | 2.464 | 4.613  | 2.704                 | 6.562  | 17.45  |  |  |
| S-GDI                                                                             | 0.007                                                                            | 0.013 | 0.022 | 0.007       | 0.013 | 0.022  | 0.027            | 0.052 | 0.086  | 0.095                 | 0.187  | 0.309  |  |  |

4345

Table-II: Total Power Dissipation by the Benchmark Circuits on 65nm Technology

# C. Analysis for delay

For the illustration of delay comparison 1-bit full adder design has been analyzed on 65nm CMOS technology. On this foundry 0.07µm is taken as a channel length for all MOS devices whereas widths are taken such that they maintain W/L

equal to 6 and 3 for all PMOS's and NMOS's respectively. Individual delay at SUM and

CARRY output has been analyzed for each technique.



Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: www.ijitee.org



Rise time, fall time and average propagation delay for SUM and CARARY outputs of 1-bit full adder is shown in Table III.

 Table-III: Rise time, fall time and average propagation

 delay for 1-bit full adder

|                         | 1-bit full adder on 65nm |                      |                          |                       |                      |                          |  |  |  |  |  |
|-------------------------|--------------------------|----------------------|--------------------------|-----------------------|----------------------|--------------------------|--|--|--|--|--|
| Power                   | Delay                    | y at SUM             | output                   | Delay at CARRY output |                      |                          |  |  |  |  |  |
| Reduction<br>Techniques | Rise<br>Time<br>(ps)     | Fall<br>Time<br>(ps) | Average<br>Delay<br>(ps) | Rise<br>Time<br>(ps)  | Fall<br>Time<br>(ps) | Average<br>Delay<br>(ps) |  |  |  |  |  |
| CCT                     | 157                      | 288                  | 222.5                    | 105                   | 10                   | 57.5                     |  |  |  |  |  |
| CPTL                    | 119                      | 1048                 | 583.5                    | 1098                  | 6                    | 552                      |  |  |  |  |  |
| DCVSPG                  | 181                      | 1051                 | 616                      | 1120                  | 7                    | 563.5                    |  |  |  |  |  |
| EEPL                    | 213                      | 1158                 | 685.5                    | 1046                  | 75                   | 560.5                    |  |  |  |  |  |
| LEAP                    | 2136                     | 31                   | 1083.5                   | 2136                  | 31                   | 1083.5                   |  |  |  |  |  |
| PPL                     | 182                      | 1062                 | 622                      | 1132                  | 5                    | 568.5                    |  |  |  |  |  |
| PTL                     | 101                      | 14                   | 57.5                     | 2074                  | 5                    | 1039.5                   |  |  |  |  |  |
| TG                      | 19                       | 137                  | 78                       | 10                    | 10                   | 10                       |  |  |  |  |  |
| GDI                     | 746                      | 634                  | 690                      | 32                    | 59                   | 45.5                     |  |  |  |  |  |
| S-GDI                   | 272                      | 39                   | 155.5                    | 27                    | 149                  | 88                       |  |  |  |  |  |

From Table III it can be inferred that proposed S-GDI technique is having less average propagation delay as compared to CCT, CPTL, DCVSP, EEPL, LEAP, PPT and GDI at SUM output. At carry output proposed S-GDI technique is having less average propagation delay as compared to CPTL, DCVSP, EEPL, LEAP, PPT and PTL technique. Delay of S-GDI technique is 30.11%, 73.35%, 74.75%, 77.31%, 85.64%, 75% and 77.46% less as compared to CCT, CPTL, DCVSP, EEPL, LEAP, PPT and GDI at SUM output respectively. At the same time delay of S-GDI technique is 84.05%, 84.38%, 84.29%, 91.87%, 84.52% and 91.53% less as compared to CPTL, DCVSP, EEPL, LEAP, PPT and PTL at CARRY output respectively. Although TG and GDI are efficient in terms of delay as compared to S-GDI technique but at the same time these techniques are giving power inefficiency as compared to S-GDI.



Fig. 6. PDP of different techniques for 1-bit full adder circuit

Figure 6 displays the PDP (power-delay products) of various techniques, which are calculated to account further verification of S-GDI technique for both SUM and CARRY output on 0.7V input supply voltage. Efficiency of S-GDI as compared to all other techniques in terms of PDP can be further recognized from the Figure on 65nm technology.

#### **VI.CONCLUSION**

In this paper, we proposed a power efficient technique for leakage dominant CMOS foundries called S-GDI (Sleepy-Gate diffusion Input). In circuit structure of S-GDI technique, high threshold sleep transistors are used with the concept of GDI. Theses high threshold sleep transistors are used with those MOS in the GDI module which is having direct connection with  $V_{\text{DD}}$  and  $V_{\text{SS}}.$  To demonstrate the implementation of S-GDI technique on digital modules, we have designed XOR Gate, 1-bit full adder, 1-bit comparator and 4-bit up-down counter on Microwind 3.8 beta. Same digital circuits are designed by ten previous techniques and compared on 65nm CMOS technology in terms of three parameters i.e. area consumption, total power dissipation and delay. S-GDI technique is power efficient as well as efficient in terms of PDP as compared to all other considered techniques. Parametric analyses for 1-Bit adder in terms of PDP and delay are carried out for SUM and CARRY output. All circuits are parametrically analyzed on BSIM-4 MOS model. From parametrical analysis S-GDI is proved efficient for digital circuit design at nm CMOS technologies as compared to all other considered techniques. In applications like implantable electronics where less power dissipation is of utmost importance, proposed technique can be efficiently used for circuit designing.

# REFERENCES

- S. M. Kang and Y. Lablebici, "CMOS Digital Integrated Circuits Analysis and Design,"(2003), pp. 481-520, McGraw-Hill publications.
- A. Sharma and H. Sohal, "Considerations for Ultra-Low-Power VLSI Design–A Survey," Journal of Nanoelectronics and Optoelectronics, (2016), Vol. 11, pp. 1–21.
- 3. S. Borkar, "Design challenges of technology scaling," IEEE Journal of Micro, (1999), Vol. 19, No. 4, pp. 23-29.
- N.H.E. Weste and D.M. Harrie, "CMOS VLSI Design: A Circuits and Systems Perspective," 4th edition, pp. 327-423, Addison-Wesley publications.
- 5. D. Das, "VLSI Design 2nd Edition" Oxford University Press, (2015), pp. 307-314.
- A. Jaekel, S. Bandyopadhyay and G.A. Jullien, "Multi-level factorization technique for pass transistor logic,"IEE Proceedings -Circuits, Devices and Systems, (1998), Vol. 145, No. 1 ,pp. 48 – 54.
- P. P.Patil and A. A.Hatkar, "Comparative Analysis of 8 Bit Carry Skip Adder using CMOS and PTL Techniques with Conventional MOSFET at 32 Nanometer Regime," IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems, (2016), pp. 1-5.
- M. Mittal, A. Rathod, "Digital circuit optimization using Pass Transistor Logic architectures,"International Conference on Emerging Trends in Communication Technologies, (2016), pp. 1-5.
- C. Kao, "BDD-based synthesis for mixed CMOS/PTL logic," International journal of circuit theory and applications, (2011), Vol. 39, pp. 923–932.
- T. Bhuvaneswari, V. Prasad, A. Singh and C. Senthilpari, "Performance Analysis of Reversed Binary Decision Diagram Pass Transistor Logic Synthesis,"International journal of circuit theory and applications, (2011), Vol. 41, No.8, pp. 844-853.
- P. Gupta, A. Gupta, and A.Asati, "Leakage Immune Modified Pass Transistor Based 8T SRAM," International Journal of Reconfigurable Computing, Cell in Subthreshold Region, (2015), pp. 1-10.
- X. Bai, Y. Tsuji, T. Sakamoto, A. Morioka, M. Tada, N. Okamoto, N. Iguchi, and H.Hada, "Area-efficient nonvolatile carry chain based on pass-transistor/atom-switch hybrid logic," Japanese Journal of Applied Physics, (2016), Vol. 55, No. 4s.
- I. Levi, A.Kaizerman and A.Fish, "Low voltage dual mode logic: Model analysis and parameter extraction," Microelectronics Journal, (2013), Vol. 44, pp. 553–560.



Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

# Sleepy- Gate Diffusion Input (S-GDI) — Ultra Low Power Technique for Digital Design

- A. Srinivasulu and M. Rajesh, "ULPD and CPTL Pull-Up Stages for Differential Cascode Voltage Switch Logic," Journal of Engineering, (2013), pp. 1-5.
- S. Mutoh, T. Douseki, Y. Matsuya, T. Aoki, S. Shigematsu and J. Yamada, "1- V Power Supply High-Speed Digital Circuit Technology with Multithreshold-Voltage CMOS," IEEE Journal of Solid-State Circuits, (1995), Vol. 30, No. 8, pp. 847-854.
- S. Yuan, Y. Li, Y. Yuan, Y. Liu, "Pass transistor with dual threshold voltage domino logic design using standby switch for reduced subthreshold leakage current," Microelectronics Journal, (2013), Vol. 44, No. 12, pp. 1099-1106.
- W. Wang, M. Anis, S.Areibi, "Fast Technique for Standby Leakage Reduction in MTCMOS circuits," IEEE International SOC Conference, (2004), pp. 21-24.
- C. long, L. He, "Distributed Sleep Transistor Network for Power Reduction," IEEE transactions on very large scale integration (VLSI) systems, vol. 12, no. 9, pp. 937-945, 2004.
- K. Shi, D. Howard, "Challenges in Sleep Transistor Design and Implementation in Low Power designs," ACM/IEEE Design Automation Conference, (2006), pp. 113-116.
- K. Shi, D. Howard, "Sleep Transistor Design and Implementation -Simple Concepts Yet Challenges To Be Optimum," IEEE International Symposium on VLSI Design, Automation and Test, (2006), pp. 1-4.
- S. Devi, N. S. Suhas and K. M. Anand, "Design of Full Subtractor using DPL Logic and MTCMOS Technique to Reduce the Leakage Current and Area," International Conference on Electrical, Computer and Communication Technologies, (2017), pp. 1-4.
- S. Katrue, D. Kudithipudi, GALEOR: Leakage reduction for CMOS circuits, IEEE International Conference on Electronics, Circuits and Systems, (2008), pp. 574-577.
- M. Kumar, M.A. Hussain, S. K. Paul, New hybrid Digital Circuit Design techniques for reducing Subthreshold Leakage Power in Standby mode, Journal of Circuits and Systems, (2013), pp. 75-82.
- S. Singhal, N. Gaur, A. Mehra, P. Kumar, Analysis and Comparison of Leakage Power Reduction Technique in Cmos Circuits, International conference on Signal processing and Integration Network, (2015), pp. 936-944.
- R. Goyal, S. Sharma, "Single Bit Hybrid Full Adder Cell by Gate Diffusion Input and Pass Transistor Logic Technique," IEEE International conference on advances in electrical technology for green energy, (2017), pp. 37-42.
- V. Foroutan, M. Taheri, K. Navi, A. Mazreah, "Design of two Low-Power full adder cells using GDI structure and hybrid CMOS logic style," Integration, the VLSI journal, (2014).
- A.Morgenshtein, V.Yuzhaninov, A. Kovshilovsky and A. Fish, "Full-Swing Gate Diffusion Input logic—Case-study of low-power CLA adder design," NTEGRATION, the VLSI journal, (2014).
- M. Shoba, R. Nakkeeran, "GDI based full adders for energy efficient arithmetic applications," Engineering Science and Technology an International Journal, (2015).
- C. N. Shilpa, K. D. Shinde, H. V. Nithin, "Design, Implementation and Comparative Analysis of Kogge Stone Adder using CMOSand GDI design: A VLSI Based Approach," International Conference on Computational Intelligence and Communication Networks, (2016).
- T. Sharma and L.Kumre, "A Novel Energy-Efficient Hybrid Full Adder Circuit,"IEEE International Symposium on Circuits and Systems, (2017), pp. 1-4.
- K. Dhar, "Design of a Low Power, High Speed, Energy Efficient Full Adder Using Modified GDI and MVT Scheme in 45nm Technology," International Conference on Control, Instrumentation, Communication and Computational Technologies, (2014), pp. 36-41.
- S. Sankar, U. S. Kumar, M. Goel, M. S. Baghini, V. R. Rao, "Considerations for Static Energy Reduction in Digital CMOS ICs Using NEMS Power Gating,"IEEE Transactions on Electron Devices, (2017), Vol. 64, No. 3, pp. 1399 – 1403.
- J. Lin, M. Sheu, Y. Hwang, C. Wong, M. Tsai, Low-Power 19-Transistor True Single-Phase Clocking Flip-Flop Design Based on Logic Structure Reduction Schemes, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, (2017), Vol. 25, No. 11, pp. 3033 – 3044.
- C. Goyal, J. S. Ubhi, & B. Raj, "Design of nano scale CMOS full adder with low leakage and ground bounce noise reduction," International conference on Signal Processing and Communication, (2016), pp. 380-385.
- A. Nag, D. Nath, S. N. Pradhan, "Leakage Reduction of SRAM-Based Look-Up Table Using Dynamic Power Gating," Journal of Circuits, Systems, and Computers, (2017), Vol. 26, No. 3, pp. 1-12.

Retrieval Number: A4998119119/2019©BEIESP DOI: 10.35940/ijitee.A4998.119119 Journal Website: <u>www.ijitee.org</u>

- H. Okuhara, A. Ahmed, J. M. Kühn, H. Amano, Asymmetric Body Bias Control With Low-Power FD-SOI Technologies: Modeling and Power Optimization, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, (2018), Vol. 26, No. 7, pp. 1254-1267.
- S. Saxena, R. Mehra, "Low-power and high-speed 13T SRAM cell using FinFETs, IET Circuits, Devices & Systems," (2017), Vol. 11, No. 3, pp. 250-255.
- A. Sharma, R. Mehra, "Area and Power Efficient CMOS Adder Design by Hybridizing PTL and GDI Technique," International Journal of Computer Applications, (2013), Vol.66, No. 4, pp. 15-22.
- A. Morgenshtein, A. Fish and I. A. Wagner, "Gate-Diffusion Input (GDI): A Power-Efficient Method for Digital Combinatorial Circuits," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, (2002), Vol. 10, No. 5.

#### **AUTHORS PROFILE**



Dr. Anjali Sharma is currently working as Assistant Professor in the Department of Electronics and Communication Engineering, under the School of Technology and Sciences at Alakh Prakash Goyal Shimla University, Shimla (India). She has more than 8 years of teaching experience. She has received her Ph.D. degree in Electronics and Communication Engineering from Chitkara University, India in 2019 and ME

degree in Electronics and Communication Engineering from Panjab University, India in 2013. She is active member of IEEE. She has published more than 38 research papers in the field of Low Power VLSI design in International Journals and IEEE international conferences. Her current research interests include analysis and design of low power digital circuits, ultra-low power biomedical digital devices, low power considerations for nanotechnology and ultra-low power VLSI designs.



Dr. Harsh Sohal has received his is Ph. D. from Kyung Hee University, South Korea, while working as a research assistant in Impedance Imaging Research Center (IIRC) in the year 2014. Prior to that he did his M.Tech. in VLSI Design Automation & Techniques from National Institute of Technology Hamirpur, India in 2008. He was awarded B. Tech. in Electronics &

Instrumentation Engineering by Punjab Technical University, Jalandhar, India in 2005. He has carried out research in interdisciplinary engineering disciplines in his career and has published several papers in SCI listed journals of repute. His research interests include medical device design, electronic instrumentation, hardware/software co-design, biomedical VLSI design, FPGA based instrumentation and algorithm implementation.

