## JAYPEE UNIVERSITY OF INFORMATION TECHNOLOGY, WAKNAGHAT TEST -3 EXAMINATION- MAY-2025 B.Tech-IV Semester (ECE) COURSE CODE(CREDITS): 18B11EC411 (03) MAX. MARKS: 35 COURSE NAME: ANALOG INTEGRATED CIRCUITS COURSE INSTRUCTORS: Dr. Shruti Jain MAX. TIME: 2 Hours Note: (a) All questions are compulsory. (b) The candidate is allowed to make Suitable numeric assumptions wherever required for solving problems | Q.No | Question | CO | Marks | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------| | | i. In which mode 555 timer can be used as a frequency divider. | | | | | <ul><li>ii. Which component is essential in a clamper circuit for maintaining the shifted voltage level?</li><li>iii. Which pin of the 555 timer is used to reset the timer?</li></ul> | | | | Q1 | <ul> <li>iv. Which op-amp configuration is most commonly used in weighted resistor DACs? (inverting summing amplifier / non-inverting summing amplifier)</li> <li>v. Which op-amp-based ADC method uses an integrator and a comparator?</li> </ul> | CO2 | 5 | | Q2 | <ul> <li>i. Design a clipper circuit using an op-amp that clips the output signal at +2V and -2V.</li> <li>ii. Design a clamper using an op-amp that adds a DC bias of +5V to an AC signal.</li> </ul> | CO2 | 3+2 | | Q3 | Compare a comparator and a Schmitt trigger. When would you use one over the other? | CO2 | 5 | | Q4 | A 555 timer is configured in a stable mode to generate a square wave signal. The circuit uses two resistors, $R_1$ and $R_2$ , and a capacitor $C$ . The supply voltage $V_{CC}$ is 9V. The output waveform needs to have a frequency of approximately 1 kHz and a duty cycle of 60%. i. Explain the working principle of the 555 timer in a stable mode, specifically detailing the function of the threshold, | CO3 | 2.5 + 2.5 | | | trigger, and discharge pins during the charging and discharging | | | |----|-----------------------------------------------------------------------------------|-------------------------------|---------------------------------| | | cycles of the capacitor. | | | | | ii. Design the circuit. | | | | | i. Describe the working of an R-2R ladder DAC with an op-amp | | | | 05 | How does an op-amp improve the output of a DAC? | CO3 | 3+2 | | Q5 | ii. Why is the op-amp in an inverting configuration in most DAC | : 003 | 312 | | | designs? | | | | | i. What is an oscillator? What conditions must be met for | | | | | sustained oscillation in an op-amp circuit? | V | entention of the | | Q6 | ii. What is the Barkhausen criterion? Name two types of op-amp | 1 004 | 2.5 + 2.5 | | | based oscillators. What is the function of the feedback network | | | | - | in an oscillator? | pully secondary and the miles | presupply (miles against books) | | | i. Define capture range and lock range in a PLL. How are the | 7 | | | | different? | | | | Q7 | ii. What is the role of the voltage controlled oscillator in a PLL? | CO5 | 2 + 2 + 1 | | | iii. List at least three practical applications of PLLs in communication systems. | 1 | |